# Am2732A

4096 x 8-Bit UV Erasable and one-time programmable EPROMs

## DISTINCTIVE CHARACTERISTICS

- Fast access times 200ns, 250ns, 300ns, 450ns
- New low-cost plastic package for applications not requiring reprogramming
- Low power dissipation
  - 525mW active, 130mW standby

- Three-state outputs
- Pin compatible with Am9233 32K-bit ROM
- Separate chip enable and output enable

## **GENERAL DESCRIPTION**

The Am2732A is a 32768-bit UV-light erasable and electrically programmable read-only memory, organized as 4096 words by 8-bits. The standard Am2732A offers an access time of 250ns, allowing operation with high-speed microprocessors without any WAIT state.

To eliminate bus contention in a multiple-bus microprocessor system, Am2732A offers separate Output Enable  $(\overline{OE})$  and Chip Enable  $(\overline{CE})$  controls.

All signals are TTL levels, including programming signals. Bit locations may be programmed singly, in blocks or at random.

The part is available in an economical plastic package for applications which do not require reprogramming.

## **BLOCK DIAGRAM**



## MODE SELECT TABLE

| CE/PGM<br>(18) | OE/V <sub>PP</sub> (20) | Outputs<br>(9-11, 13-17) | Mode            |
|----------------|-------------------------|--------------------------|-----------------|
| L              | L                       | DOUT                     | Read            |
| Н              | Х                       | High Z                   | Standby         |
| L              | VPP                     | DIN                      | Program         |
| L              | L                       | DOUT                     | Program Verify  |
| Н              | Vpp                     | High Z                   | Program Inhibit |

H = HIGH

L = LOW X = Don't Care

#### PRODUCT SELECTOR GUIDE

| Access<br>Times              | 200ns     |            | 250ns     |            | 300ns     |            | 450ns     |            |
|------------------------------|-----------|------------|-----------|------------|-----------|------------|-----------|------------|
| Power<br>Supply<br>Tolerance | ±5%       | ±10%       | ±5%       | ±10%       | ±5%       | ±10%       | ±5%       | ±10%       |
| Part<br>Number               | Am2732A-2 | Am2732A-20 | Am2732A-2 | Am2732A-25 | Am2732A-3 | Am2732A-30 | Am2732A-4 | Am2732A-45 |

# CONNECTION DIAGRAM Top View





Note: Pin 1 is marked for orientation

#### ORDERING INFORMATION



| Valid Con                                         | Valid Combinations |  |  |  |  |  |  |
|---------------------------------------------------|--------------------|--|--|--|--|--|--|
| Am2732A                                           | PC, DC, DI,<br>DL  |  |  |  |  |  |  |
| Am2732A-2<br>Am2732A-3<br>Am2732A-4<br>Am2732A-30 | DC, DI, DL         |  |  |  |  |  |  |
| Am2732A-20<br>Am2732A-25<br>Am2732A-45            | DC, DI, DL,<br>DM  |  |  |  |  |  |  |

6

## ERASING THE Am2732A (Does Not Apply to Am2732APC)

In order to erase the Am2732A, it is necessary to expose it to an ultraviolet light source. A dosage of 15 Wseconds/cm² is required for complete erasing. This dosage can be obtained by exposure to an ultraviolet lamp (wavelength of 2537Å) with intensity of  $12000\mu W/cm^2$  for 15 to 20 minutes. The Am2732A should be about one inch from the source and all filters should be removed from the UV light source prior to erasure.

It is important to note that the Am2732A, and similar devices, will erase with light sources having wavelengths shorter than 4000 Angstroms. Although erasure times will be much longer the exposure to fluorescent light and sunlight will eventually erase the Am2732A, and exposure to them should be prevented to realize maximum system reliability. If used in such an environment, the package windows should be covered by an opaque label or substance.

#### **PROGRAMMING THE Am2732A**

Upon delivery, or after each erasure the Am2732A has all 32768 bits in the "1", or high state. "0"s are loaded into the Am2732A through the procedure of programming.

The programming mode is entered when +21V is applied to the  $\overline{OE}$ /VPP pin. A 0.1 $\mu$ F capacitor must be placed across  $\overline{OE}$ /VPP and ground to suppress spurious voltage transients which may damage the device. The address to be programmed is applied to the proper address pins; 8-bit patterns are placed on the respective data output pins. The voltage levels should be standard TTL levels. When both the address and data are stable, a 50msec, TTL low level pulse is applied to the  $\overline{CE}$ /PGM input to accomplish the programming.

The procedure can be done manually, address by address, randomly, or automatically via the proper circuitry. The only requirement is that one 50msec program pulse be applied at each address to be programmed. It is necessary that this program pulse width not exceed 55msec. Therefore, applying a DC low level to the CE/PGM input is prohibited when programming.

#### READ MODE

The Am2732A has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable ( $\overline{\text{CE}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\text{CE}}/\text{VPP}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time ( $t_{ACC}$ ) is equal to the delay from  $\overline{\text{CE}}$  to output ( $t_{CE}$ ). Data is available at the outputs 100ns ( $t_{CE}$ ) after the falling edge of  $\overline{\text{OE}}$ , assuming that  $\overline{\text{CE}}$  has been low and addresses have been stable for at least  $t_{ACC} - t_{OE}$ .

#### STANDBY MODE

The Am2732A has a standby mode which reduces the active power dissipation by 75%, from 525 to 130mW (values for 0 to  $\pm$  70°C). The Am2732A is placed in the standby mode by applying a TTL high signal to the  $\overline{\text{CE}}$  input. When in standby mode, the outputs are in a high impedance state, independent of the  $\overline{\text{OE}}$  input.

#### **OUTPUT OR-TIEING**

To accommodate multiple memory connections, a 2 line control function is provided to allow for:

- 1. Low memory power dissipation
- 2. Assurance that output bus contention will not occur.

It is recommended that  $\overline{CE}$  be decoded and used as the primary device selecting function, while  $\overline{OE}$  be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low-power standby mode and that the output pins are only active when data is desired from a particular memory device.

#### PROGRAM INHIBIT

Programming of multiple Am2732As in parallel with different data is also easily accomplished. Except for CE/PGM, all like inputs (including OE) of the parallel Am2732A's may be common. A TTL level program pulse applied to an Am2732A's CE/PGM input with VPP at 21V will program that Am2732A. A high-level CE/PGM input inhibits the other Am2732A's from being programmed.

#### PROGRAM VERIFY

A verify should be performed on the programmed bits to determine that they were correctly programmed. The verify must be performed with  $\overline{\text{OE}}/\text{VPP}$  and  $\overline{\text{CE}}$  at  $\text{V}_{\text{IL}}$ . Data should be verified  $t_{DV}$  after the falling edge of  $\overline{\text{CE}}$ .

#### SYSTEM APPLICATION FOR Am2732A

During the switch between active and standby conditions, transient current peaks are produced on the rising and falling edges of chip enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. A  $0.1\mu F$  ceramic capacitor (high frequency, low inherent inductance) should be used on each device between  $V_{CC}$  and GND to minimize transient effects. In addition, to overcome the voltage drop caused by the inductive effects of the printed circuit board traces on Am2732A arrays, a  $4.7\mu F$  bulk electrolytic capacitor should be used between  $V_{CC}$  and GND for each eight devices. The location of the capacitor should be close to where the power supply is connected to the array.

| ROGR             | AMMING                                                            |                                                                            |      |                       |      |
|------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------|------|-----------------------|------|
| Symbol           | Parameter                                                         | Test Conditions                                                            | Min  | Max                   | Unit |
| l <u>L</u> I     | Input Current (All Inputs)                                        | VIN = VIL or VIH                                                           |      | 10                    | μА   |
| VOL              | Input Low Voltage During Verify                                   | I <sub>OL</sub> = 2.1mA                                                    |      | 0.45                  | Volt |
| VoH              | Output High Voltage During Verify                                 | $I_{OH} = -400\mu$ A                                                       | 2.4  |                       | Volt |
| loc              | V <sub>CC</sub> Supply Current                                    |                                                                            |      | 100                   | mΑ   |
| V <sub>IL</sub>  | Input Low Level (All Inputs)                                      |                                                                            | -0.1 | 0.8                   | Volt |
| V <sub>IH</sub>  | Input High Level<br>(All Inputs Except OE/Vpp)                    |                                                                            | 2.0  | V <sub>CC</sub><br>+1 | Volt |
| lpp              | Vpp Supply Current                                                | CE = V <sub>IL</sub> , OE = V <sub>PP</sub>                                |      | 30                    | mA   |
| tas              | Address Set-up time                                               |                                                                            | 2    |                       | μs   |
| <sup>t</sup> OES | Output Enable Set-up Time                                         |                                                                            | 2    |                       | μs   |
| tDS              | Data Set-up Time                                                  |                                                                            | 2    |                       | μs   |
| t <sub>AH</sub>  | Address Hold Time                                                 |                                                                            | 0    |                       | μs   |
| <sup>t</sup> OEH | Output Enable Hold Time                                           | Input t <sub>R</sub> and t <sub>F</sub> (10% to 90%) = 20ns                | 2    |                       | μs   |
| <sup>t</sup> DH  | Data Hold Time                                                    | Input Signal Levels = 0.8 to 2.2V Input Timing Reference Level = 1V and 2V | 2    |                       | μs   |
| tor              | Chip Enable to Output Float Delay                                 | Output Timing Reference Level = 0.8V and 2V                                | 0    | 130                   | ns   |
| t <sub>DV</sub>  | Data Valid From CE (CE = V <sub>IL</sub> , OE ≈ V <sub>IL</sub> ) |                                                                            |      | 1                     | μs   |
| tpw              | Program Pulse Width                                               |                                                                            | 45   | 55                    | ms   |
| t <sub>PRT</sub> | Program Pulse Rise Time                                           |                                                                            | 50   |                       | ns   |
| tvR              | V <sub>PP</sub> Recovery Time                                     |                                                                            | 2    | 1.5                   | ns   |

Note: 1. When programming the Am2732A, it is advisable to connect a 0.1 µF capacitor between  $\overline{\text{OE}}/\text{Vpp}$  and ground to suppress spurious voltage transients which may damage the device.

## PROGRAMMING WAVEFORMS



## **ABSOLUTE MAXIMUM RATINGS**

| 65°C to +150°C |
|----------------|
|                |
| 65°C to +135°C |
|                |
| +6V to -0.3V   |
|                |
| +22 to -0.3V   |
|                |

Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

## **OPERATING RANGES**

| Temperature                             |                          |
|-----------------------------------------|--------------------------|
| Commercial                              | 0°C to +70°C             |
| Industrial                              | 40°C to +85°C            |
| Extended                                | 55°C to +100°C           |
| Military                                | 55°C to +125°C           |
| Supply Voltages                         |                          |
| Am2732A, -2, -3, -4                     | + 4.75V to + 5.25V       |
| Am2732A-20, -25, -30, -40               | + 4.5V to +5.5V          |
| Operating ranges define those limits ov | er which the functional- |
| ity of the device is guaranteed.        |                          |

## DC CHARACTERISTICS over operating range unless otherwise specified

| Symbol           | Parameter                                       | Test Conditions                              | Min  | Тур | Max                | Units |
|------------------|-------------------------------------------------|----------------------------------------------|------|-----|--------------------|-------|
| l <u>L</u> l     | Input Load Current                              | V <sub>IN</sub> = 0 to 5.5V                  |      |     | 10                 | μΑ    |
| ILO              | Output Leakage Current                          | V <sub>OUT</sub> = 0 to 5.5V                 |      |     | 10                 | μА    |
| IPP1             | Vpp Current Read (Note 2)                       | Vpp = 5.5V                                   |      |     | 1                  | mA    |
| l <sub>CC1</sub> | V <sub>CC</sub> Standby Current<br>(Notes 2, 7) | CE - VIH, OE - VIL                           |      |     | 25                 | mA    |
| I <sub>CC2</sub> | V <sub>CC</sub> Active Current (Note 2)         | OE = CE = V <sub>IL</sub>                    |      |     | 100                | mA    |
| VIL              | Input Low Voltage                               | 0 to 70°C                                    | -0.1 |     | + 0.8              | Volts |
| V <sub>IL</sub>  | Input Low Voltage                               | (-40 to +85°C, -55 to +100°C, -55 to +125°C) | -0.1 |     | +0.6               | Voits |
| VIH              | Input High Voltage                              |                                              | 2.0  |     | V <sub>CC</sub> +1 | Volts |
| VOL              | Output Low Voltage                              | IOL = 2.1mA                                  |      |     | 0.45               | Volts |
| VoH              | Output High Voltage                             | 1 <sub>OH</sub> = -400μA                     | 2.4  |     |                    | Volts |
| CIN .            | Input Capacitance                               | V <sub>IN</sub> = 0V                         |      | 4   | 6                  | pF    |
| C <sub>IN2</sub> | OE/Vpp Input Capacitance                        | V <sub>IN</sub> = 0V                         |      |     | 20                 | pF    |
| Cour             | Output Capacitance                              | V <sub>OUT</sub> = 0V                        |      |     | 12                 | pF    |

## 6

## SWITCHING TEST CIRCUIT



\*Note:  $C_L = 100pF$  including jig capacitance.

## SWITCHING CHARACTERISTICS over operating range unless otherwise specified

|     |                 |                                                                    | ·                                                                                                                                                                |                      | Min<br>Values | Maximum Values |                     |                   |       |
|-----|-----------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------|----------------|---------------------|-------------------|-------|
| No. | Symbol          | Description                                                        | Test Conditions                                                                                                                                                  |                      | All<br>Types  | 2732APC        | 2732A-2<br>2732A-20 | 2732A<br>2732A-25 | Units |
| 1   | tACC            | Address to Output<br>Delay                                         | Output load: 1 TTL gate and C <sub>L</sub> = 100pF Input Rise and Fall Times < 20ns Input Pulse levels: 0.45 to 2.4V Timing Measurement Reference Level: Inputs: | CE = OE = VIL        |               | 250            | 200                 | 250               | ns    |
| 2   | tCE             | CE to Output Delay                                                 |                                                                                                                                                                  | ŌĒ ≈ V <sub>IL</sub> |               | 250            | 200                 | 250               | ns    |
| 3   | tOE             | Output Enable to Output Delay                                      |                                                                                                                                                                  | CE = VIL             |               | 100            | 70                  | 100               | ns    |
| 4   | tDF<br>(Note 4) | Output Enable High to Output float                                 |                                                                                                                                                                  | Œ ≈ V <sub>IL</sub>  |               | 90             | 60                  | 90                | ns    |
| 5   | tOH<br>(Note 4) | Output Hold from<br>Addresses, CE or OE<br>Whichever Occured First | 0.8V and 2V<br>Outputs:<br>0.8V and 2V                                                                                                                           | CE = OE = VIL        | 0             |                | •                   |                   | ns    |

| 1   |                             | }                                                                  |                                                                                                                      |                           | Min Values | Maximum Values      |                     |       |
|-----|-----------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------|------------|---------------------|---------------------|-------|
| No. | Symbol                      | Description                                                        | Test Conditions                                                                                                      |                           | All Types  | 2732A-3<br>2732A-30 | 2732A-4<br>2732A-45 | Units |
| 1   | tacc                        | Address to Output<br>Delay                                         | Output load: 1 TTL gate and C <sub>L</sub> = 100pF Input Rise and Fall Times < 20ns Input Pulse levels: 0.45 to 2.4V | CE = OE = VIL             |            | 300                 | 450                 | ns    |
| 2   | tCE                         | CE to Output Delay                                                 |                                                                                                                      | OE = VIL                  |            | 300                 | 450                 | ns    |
| 3   | toE                         | Output Enable to Output Delay                                      |                                                                                                                      | CE = VIL                  |            | 150                 | 150                 | ns    |
| 4   | t <sub>DF</sub><br>(Note 4) | Output Enable High<br>to Output float                              | Timing Measurement<br>Reference Level:<br>Inputs:                                                                    | CE ≈ V <sub>IL</sub>      |            | 130                 | 130                 | ns    |
| 5   | tOH<br>(Note 4)             | Output Hold from<br>Addresses, CE or OE<br>whichever Occured First | 0.8V and 2V<br>Outputs:<br>0.8V and 2V                                                                               | CE = OE = V <sub>IL</sub> | 0          |                     |                     | ns    |

#### Notes:

- V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.
- Vpp may be connected directly to V<sub>CC</sub> except during programming. The supply would then be the sum of I<sub>CC</sub> and I<sub>PP1</sub>.
- 3. Typical values are for nominal supply voltages.
- 4. This parameter is only sampled and not 100% tested.
- Caution: The 2732A must not be removed from or inserted into a socket or board when V<sub>PP</sub> or V<sub>CC</sub> is applied.
- Unless otherwise specified under Test Conditions, all values apply to the appropriate temperature ranges as defined in Ordering Information of this specification.
- 7. ICC1 limit is 35mA for Am2732APC.

## SWITCHING WAVEFORMS



Notes: 1.  $\overline{\text{OE}}$  may be delayed up to  $t_{\text{ACC}}$ - $t_{\text{OE}}$  after the falling edge of  $\overline{\text{CE}}$  without impact on  $t_{\text{ACC}}$ .

2.  $t_{\text{DF}}$  is specified from  $\overline{\text{OE}}$  or  $\overline{\text{CE}}$ , whichever occurs first.